

### Low-power MEMS tri-axial accelerometer digital output sensor

### **KEY FEATURE**

- Three-axis accelerometer
- Supply voltage, 2.0V to 3.6V
- Programmable ±2g/±4g/±8g/±16g
- Power save modes
- HPF/LPF digital filter, interrupt mode
- Calibration possibility for offset and sensitivity
- 16bit ADC resolution
- SPI/I<sup>2</sup>C Digital interface
- Sleep to wakeup function
- Low power consumption
- Capable output data rate 25Hz to 3KHz
- Support Free fall function and Motion **Detection function**

# **Applications**

- Black Box(Impact Recognition and logging)
- Shock detection
- Robot Vacuum
- **Gaming Device**
- Pedometer
- **Display Orientation**
- Digital cameras and camcorders
- Navigation devices
- Handheld devices

### **General description**

The SGA100 is a low-power and high performance tri-axial, low-g accelerometer with digital SPI / I2C serial interface standard output, aiming for lowpower consumer market applications

The Sensor allow measurement of accelerations in 3 perpendicular axes and thus senses tilt, motion, shock, and vibration handhelds, computer peripherals, Black Box and Robot vacuum.

The device features low-power operational modes that allow advanced power saving and smart sleep to wake-up functions.

The SGA100 has dynamically user selectable full scales of ±2g/±4g/±8g/±16g and it is capable of measuring accelerations with output data rates from 25Hz to 3KHz.

The SGA100 is available in small thin plastic land grid array package (LGA) and it is guaranteed to operate over an extended temperature range from -40 °C to +85 °C.

# OStanding **egg**

| KEY | FEATL          | JRE                            | 1  |
|-----|----------------|--------------------------------|----|
| 1.  | BLOC           | CK DIAGRAM AND PIN DESCRIPTION | 6  |
| 1   | .1.            | BLOCK DIAGRAM                  | 6  |
| 1   | .2.            | PIN CONNECTION AND DESCRIPTION | 6  |
|     | 1.2.1          | 1. Pin Connection              | 6  |
|     | 1.2.2          | 2. Pin Description             | 7  |
| 2.  | DEVI           | CE SPECIFICATIONS              | 8  |
| 2   | 2.1.           | MECHANICAL CHARACTERISTICS     |    |
| 2   | 2.2.           | ELECTRICAL CHARACTERISTICS     |    |
| 2   | 2.3.           | ABSOLUTE MAXIMUM RATINGS       |    |
| 3.  | DIGIT          | TAL INTERFACES                 | 11 |
|     | 3.1.           | SPI INTERFACE                  |    |
| ·   | 3.1.1          |                                |    |
|     | 3.1.2          |                                |    |
|     | 3.1.3          |                                |    |
| 3   |                | I <sup>2</sup> C Interface     |    |
|     | 3.2.1<br>3.2.2 |                                |    |
|     | 3.2.2          |                                |    |
| 4.  |                | STER MAP                       |    |
|     | I.1.           | LIST OF THE REGISTERS          |    |
| ٦   |                | STERDESCRIPTION                |    |
| 5.  | REGI           |                                |    |
| 5   | 5.1.           | DEV_ID (01H)                   |    |
| 5   | 5.2.           | STATUS Register (02h)          |    |
| 5   | 5.3.           | CTRL_REG1 Register (03H)       |    |
| 5   | 5.4.           | CTRL_REG2 REGISTER (04H)       |    |
| 5   | 5.5.           | CTRL_REG3 REGISTER (05H)       |    |
| 5   | 5.6.           | INT1_CTRL REGISTER (10H)       | 28 |
| 5   | 5.7.           | INT1_MAP_FUNC REGISTER (11H)   | 28 |
| 5   | 5.8.           | OUT_DATA_XL REGISTER (12H)     | 30 |
| 5   | 5.9.           | OUT_DATA_XH REGISTER (13H)     | 30 |
| 5   | 5.10.          | OUT_DATA_YL REGISTER (14H)     | 30 |
| 5   | 5.11.          | OUT_DATA_YH REGISTER (15H)     | 31 |
| 5   | 5.12.          | OUT_DATA_ZL REGISTER (16H)     | 31 |
| 5   | 5.13.          | OUT_DATA_ZH REGISTER (17H)     | 32 |
| 5   | 5.14.          | OUT_DATA_TEMP REGISTER (18H)   | 32 |
| 5   | 5.15.          | USR_GAIN_X_CTRL REGISTER (19H) | 32 |
| 5   | 5.16.          | USR_GAIN_Y_CTRL REGISTER (1AH) | 33 |
| 5   | 5.17.          | USR_GAIN_Z_CTRL REGISTER (1BH) | 33 |
| 5   | 5.18.          | USR_OFS_X_CTRL REGISTER (1CH)  | 34 |



| 7  | DE\.  | VISION HISTORY                       | 1  |
|----|-------|--------------------------------------|----|
|    | 6.2.  | AXES ORIENTATION                     | 46 |
|    | 6.1.  | PACKAGE DIMENSIONS                   | 45 |
| 6. | PAC   | CKAGE INFORMATION                    |    |
|    |       |                                      |    |
|    | 5.32. | MOTION_LOW_DUR REGISTER (2FH)        | 44 |
|    | 5.31. | MOTION_LOW_TH REGISTER (2EH)         | 43 |
|    | 5.30. | MOTION_HIGH_DUR REGISTER (2DH)       | 43 |
|    | 5.29. | MOTION_HIGH_TH REGISTER (2CH)        | 42 |
|    | 5.28. | MOTION_STATUS REGISTER (2BH)         | 41 |
|    | 5.27. | MOTION_CTRL Register (2Ah)           |    |
|    | 5.26. | INT_FUNC_CTRL1_STATUS REGISTER (29H) |    |
|    | 5.25. | FIFO_DATA_STATUS REGISTER (28H)      |    |
|    | 5.24. | FIFO_CTRL REGISTER (27H)             |    |
|    | 5.23. | INT_FUNC_CTRL2 Register (25H)        |    |
|    | 5.22. | INT_FUNC_CTRL1 Register (24H)        |    |
|    | 5.21. | DIGITAL_FILTER_CTRL REGISTER (23H)   |    |
|    | 5.20. | USR_OFS_Z_CTRL REGISTER (1EH)        |    |
|    | 5.19. | USR_OFS_Y_CTRL REGISTER (1DH)        | 34 |





# **List of Figures**

| FIGURE 1.  | BLOCK DIAGRAM                                                    | <del>(</del> |
|------------|------------------------------------------------------------------|--------------|
| FIGURE 2.  | PIN CONNECTION                                                   | 6            |
| FIGURE 3.  | FOUR-WIRE SPI READ AND WRITE PROTOCOL DIAGRAM                    | 13           |
| FIGURE 4.  | SPI Write Protocol                                               |              |
| FIGURE 5.  | SPI MULTIPLE WRITE PROTOCOL DIAGRAM                              | 12           |
| FIGURE 6.  | SPI SINGLE READ PROTOCOL DIAGRAM                                 | 14           |
| FIGURE 7.  | SPI MULTIPLE READ PROTOCOL DIAGRAM                               | 14           |
| FIGURE 8.  | TIMING DIAGRAM FOR SPI INTERFACE                                 |              |
| FIGURE 9.  | I <sup>2</sup> C START AND STOP TIMING DIAGRAM                   |              |
|            | I <sup>2</sup> C Bit Transfer Diagram                            |              |
| FIGURE 11. | I2C ACKNOWLEDGEMENT ON SDA                                       | 18           |
|            | TIMING DIAGRAM FOR I <sup>2</sup> C INTERFACE                    |              |
| FIGURE 13. | TOP, BOTTOM AND SIDE VIEWS OF THE LGA PACKAGE (DIMENSIONS IN MM) | 45           |
| FIGURE 14  | AXIS ORIENTATION OF THE SGA100                                   | 46           |





### **List of Tables**

| TABLE 1.  | PIN DESCRIPTION                           |    |
|-----------|-------------------------------------------|----|
| TABLE 2.  | MECHANICAL CHARACTERISTICS                | 8  |
| TABLE 3.  | ELECTRICAL CHARACTERISTICS                |    |
| TABLE 4.  | ABSOLUTE MAXIMUM RATINGS                  | 10 |
| TABLE 5.  | SPI SINGLE WRITE OPERATION                | 1  |
| TABLE 6.  | SPI MULTIPLE WRITE OPERATION              | 1  |
| TABLE 7.  | SPI SINGLE READ OPERATION                 |    |
| TABLE 8.  | SPI MULTIPLE READ OPERATION               | 1  |
| TABLE 9.  | SPI TIMINGS                               | 10 |
| TABLE 10. | I <sup>2</sup> C TIMINGS                  | 19 |
| TABLE 11. | I <sup>2</sup> C SINGLE WRITE OPERATION   | 20 |
| TABLE 12. | I <sup>2</sup> C MULTIPLE WRITE OPERATION | 20 |
| TABLE 13. | I <sup>2</sup> C SINGLE READ OPERATION    | 2  |
| TABLE 14. | I <sup>2</sup> C MULTIPLE READ OPERATION  | 2  |
| TABLE 15. | REGISTER ADDRESS MAP                      | 2  |





# 1. Block Diagram and Pin Description

### 1.1. Block Diagram



Figure 1. Block Diagram

### 1.2. Pin Connection And Description

### 1.2.1. Pin Connection



Figure 2. Pin Connection



### 1.2.2. Pin Description

Table 1. Pin Description

| Pin# | Pin N    | ame | Description                                                               |  |  |  |  |  |  |  |
|------|----------|-----|---------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1    | Reserved |     | NC(Not Connected)                                                         |  |  |  |  |  |  |  |
| 2    | VDDA     |     | Power supply 3.3V for Analog                                              |  |  |  |  |  |  |  |
| 3    | GND      |     | Analog ground                                                             |  |  |  |  |  |  |  |
| 4    | INT1     |     | Interrupts                                                                |  |  |  |  |  |  |  |
| 5    | CS       |     | I <sup>2</sup> C/SPI Mode Selection(1:I <sup>2</sup> C mode 0:SPI Enable) |  |  |  |  |  |  |  |
| 6    | SCK      | SCL | I <sup>2</sup> C Serial Clock                                             |  |  |  |  |  |  |  |
| 0    | SCK      | SPC | SPI Serial Port Clock                                                     |  |  |  |  |  |  |  |
| 7    | SDO      | SDO | SPI Serial Data Output                                                    |  |  |  |  |  |  |  |
| 8    | SDI      | SDA | I <sup>2</sup> C serial data access                                       |  |  |  |  |  |  |  |
| 0    | JOI      | SDI | SPI Serial data Input                                                     |  |  |  |  |  |  |  |
| 9    | VDDIO    |     | Power supply 3.3V for IO Pins                                             |  |  |  |  |  |  |  |
| 10   | Reserved |     | NC(Not Connected)                                                         |  |  |  |  |  |  |  |
| 11   | Reserved |     | NC(Not Connected)                                                         |  |  |  |  |  |  |  |
| 12   | Reserved | -   | NC(Not Connected)                                                         |  |  |  |  |  |  |  |

The Recommended value: between GND and VDDA (VDDIO) a 22nF (100nF) capacitor should be connected.





# 2. Device specifications

### 2.1. Mechanical characteristics

Typical specification is not guaranteed. VDDA=2.5v, T=25 ℃

Table 2. Mechanical characteristics

| Symbol | Parameters                             | Conditions                | Min | Typical | Max | Units         |
|--------|----------------------------------------|---------------------------|-----|---------|-----|---------------|
|        |                                        | FS 00(±2g)                |     | 16384   |     |               |
| S      | Sensitivity                            | FS 01(±4g)                |     | 8192    | 1   | LSB/g         |
| 3      | Sensitivity                            | FS 10(±8g)                |     | 4096    |     | LSD/g         |
|        |                                        | FS 11(±16g)               | 1   | 2048    |     |               |
|        |                                        | FS 00                     | 6   | ±2      |     |               |
| FS     | Acceleration Range                     | FS 01                     |     | ±4      |     | <b>a</b>      |
| F3     | Acceleration Range                     | FS 10                     | 1   | ±8      |     | g             |
|        |                                        | FS 11                     | ¥   | ±16     |     |               |
| AO     | Acceleration output resolution         | 2's component             |     |         | 16  | bit           |
| TCS    | Temperature Coefficient of Sensitivity | FS 00                     |     | 0.02    |     | %/ <i>°</i> C |
| TCO    | Temperature Coefficient of Offset      | FS 00                     |     | ±1      |     | mg/ ºC        |
| ZO     | Zero-g offset accuracy                 | FS 00 T=25 °C             |     | ±80     |     | mg            |
| ND     | Noise density                          | FS 00 T=25 °C<br>ODR 50Hz |     | 250     |     | μg/√Hz        |
| ОТ     | Operating Temperature                  |                           | -40 |         | 85  | °C            |
| NL     | Non Linearity                          | FS 00 T=25 °C             |     | ±1      |     | %FS           |
| cs     | Cross Axis Sensitivity                 | FS 00 T=25 °C<br>ODR 50Hz |     | 2       |     | %             |

- The product is factory calibrated at 2.5 V.
- The operational power supply range is from 2.0V to 3.6 V.



### 2.2. Electrical characteristics

Typical specification is not guaranteed. VDDA=2.5v, T=25  $^{\circ}$ C

Table 3. Electrical characteristics

| Symbol | Parameters                             | Conditions                          | Min | Typical | Max | Units  |
|--------|----------------------------------------|-------------------------------------|-----|---------|-----|--------|
| VDD    | Supply voltage                         |                                     | 2.0 | 2.5     | 3.6 | V      |
| VDDIO  | I/O pin supply Voltage                 |                                     | 1.6 | 2.5     | 3.6 | V      |
| CCN    | Current Consumption in Normal mode     | T=25 °C ODR 50hz                    |     | 250     | Y   | μΑ     |
| CCL    | Current Consumption in Low-power mode  | Sleep=10Hz<br>T=25 °C ODR 1.6khz    | X   | 11      |     | μΑ     |
| CCPD   | Current Consumption in Power-down mode |                                     |     | 1       |     | μΑ     |
|        |                                        | DR bit Set to 000                   | 1   | 25      |     |        |
|        |                                        | DR bit Set to 001                   |     | 50      |     |        |
|        |                                        | DR bit Set to 010                   |     | 100     |     |        |
| ODR    | Output Data Rate In Normal mode        | DR bit Set to 011                   |     | 200     |     | Hz     |
| OBIC   | Output Bata Nate in Normal mode        | DR bit Set to 100                   |     | 400     |     | 112    |
|        |                                        | DR bit Set to 101                   |     | 780     |     |        |
|        |                                        | DR bit Set to 110                   |     | 1600    |     |        |
|        |                                        | DR bit Set to 111                   |     | 3000    |     |        |
| TOT    | Turn On Time                           | ODR max                             |     | 3       |     | ms     |
| WUT    | Wake Up Time                           | From Low Power<br>Mode , ODR 1.6Khz |     | 1.5     |     | ms     |
| BW     | System Bandwidth                       |                                     |     | ODR/2   |     | Hz     |
| OTR    | Operating Temperature Range            |                                     | -40 |         | 85  | °C     |
| STS    | Temperature Sensor Slope               |                                     |     | 0.5     |     | °C/LSB |
| OTS    | Temperature Sensor Offset              |                                     |     | ±2      |     | °C     |



# 2.3. Absolute Maximum ratings

Stresses above absolute maximum ratings may cause permanent damage to device. Exceeding the specified Characteristics may affect device reliability or cause mal-function.

Table 4. Absolute Maximum ratings

| Symbol | Ratings                                 | Maximum value | Units       |
|--------|-----------------------------------------|---------------|-------------|
| VDD    | Supply voltage                          | -0.3 to 4.25  | V           |
| VDDIO  | I/O pin supply Voltage                  | -0.3 to 4.8   | <b>&gt;</b> |
| OTR    | Operating Temperature Range             | -40 to 85     | °C          |
| ESD    | Electrostatic discharge protection(HBM) | 2             | KV          |
| STG    | Storage Temperature range               | -50 to 150    | °C          |
| MS     | Mechanical Shock (<1ms)                 | 3000          | g           |





### 3. Digital Interfaces

The SGA100 provides two different digital interfaces the I<sup>2</sup>C and SPI Serial interface.

The registers may be accessed through both the I<sup>2</sup>C and SPI serial interfaces for reading and writing.

The serial interfaces are mapped onto the same pads. To select I2C interface, CS line must be tied high

#### 3.1. SPI Interface

### 3.1.1. SPI Operation

The SPI Interface Uses 4-wires: SPC(Serial port Clock), SDI(serial data input), SDO(Serial data Output) and CS(chip select).

CS is controlled by the SPI Master. Multiple read out is Possible.

SPI Transmission starts when CS goes to low and stops when CS goes to high: CS is Active low.

When CS is Active low, Data on SDI is latched by SGA100 at SPC Rising edge and SDO is changed at SPC falling edge(SPI Mode3).



Figure 3. Four-Wire SPI Read and Write Protocol Diagram

#### Bit Definitions:

RW: SPI read and write mode significant bit flag. When RW is 0, the data(DI7-DI0) is written into the device.

When RW is 1, the data(DO7-DO0) is read from the device.

AD6-AD0: The address(7bit) of the device register.

DI7-DI0: The data(8bit) is written into the device.

DO7-DO0: The data(8bit) is read from the device.



#### 3.1.2. SPI Write



**SPI Write Protocol** Figure 4.

#### **Bit Definitions:**

RW: SPI write mode bit flag. The Value is 0 AD(6-0): The address of the device register.

DI(7-0): The data is written into the device.(MSB first)

The SPI Write command is performed with 16 clock pulses through SDI line as long as CS stays active low. When write is required, two sequential bytes are necessary: one control byte to define the address to be written and the one data byte.

Table 5. **SPI Single Write Operation** 

| Start | RW |   |   | Addr | ess1( | (0x11) | ) |   |   | Write Data(0xAA) |   |   |   |   |   |   |      |  |
|-------|----|---|---|------|-------|--------|---|---|---|------------------|---|---|---|---|---|---|------|--|
| CS=0  | 0  | 0 | 0 | 1    | 0     | 0      | 0 | 1 | 1 | 0                | 1 | 0 | 1 | 0 | 1 | 0 | CS=1 |  |



**Rev 1.0** 



#### **Bit Definitions:**

RW: SPI Write mode bit flag. The Value is 0 AD(6-0): The address of the device register.

DI(7-0): The data is written into the device.(MSB first) DI(15-8): Further data in multiple byte writing.(MSB first)

The SPI Multiple write mode also supported. After each byte of data is received, the register address is internally incremented by one.

If a lot of data are transmitted and the highest address reached, the address will roll over to lowest address and the previously written data will be overwritten.

Table 6. **SPI Multiple Write Operation** 

| Start | RW |   |   | Add | ress1 | (0x11) |   |   | Address(0x11)-Write Data(0xAA) |   |   |   |   |   |   | Address(0x12)-Write Data(0xA1) |   |   |   |   |   |   |   | stop |      |
|-------|----|---|---|-----|-------|--------|---|---|--------------------------------|---|---|---|---|---|---|--------------------------------|---|---|---|---|---|---|---|------|------|
| CS=0  | 0  | 0 | 0 | 1   | 0     | 0      | 0 | 1 | 1                              | 0 | 1 | 0 | 1 | 0 | 1 | 0                              | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1    | CS=1 |





#### 3.1.3. SPI Read



Figure 6. **SPI Single Read Protocol Diagram** 

#### **Bit Definitions:**

RW: SPI Read mode bit flag. The Value is 1 AD(6-0): The address of the device register.

DO (7-0): The data is read from the device. (MSB first)

The SPI Read command is performed with 16 clock pulses through SDI and SDO line as long as CS stays active low.

When Read access is required ,one control byte to define the address to be read followed by data byte.

**SPI Single Read Operation** Table 7.

| Start | RW |   |   | Addr | ess1( | (0x11) | ) |   |   |   | Rea | ad Da | ıta(0x | 1A) |   |   | Stop |  |
|-------|----|---|---|------|-------|--------|---|---|---|---|-----|-------|--------|-----|---|---|------|--|
| CS=0  | 1  | 0 | 0 | 1    | 0     | 0      | 0 | 4 | 0 | 0 | 0   | 1     | 1      | 0   | 1 | 0 | CS=1 |  |



Figure 7. **SPI Multiple Read Protocol Diagram** 



#### **Bit Definitions:**

RW: SPI Read mode bit flag. The Value is 1 AD(6-0): The address of the device register.

DO(7-0): The data is read from the device.(MSB first)
DO(15-8): Further data in multiple byte reading.(MSB first)

Addresses are automatically incremented as long as CS stays active low. If the highest address reached, the address will roll over to lowest address.

Table 8. SPI Multiple Read Operation

| Start | RW |   | A | Addre | ss1 ( | (0x11) |   |   | Address1(0x11)-Read Data(0x1A) |   |   |   |   |   |   | Address2(0x12)-Read Data(0x12) |   |   |   |   |   |   |   | Stop |      |
|-------|----|---|---|-------|-------|--------|---|---|--------------------------------|---|---|---|---|---|---|--------------------------------|---|---|---|---|---|---|---|------|------|
| CS=0  | 1  | 0 | 0 | 1     | 0     | 0      | 0 | 1 | 0                              | 0 | 0 | 1 | 1 | 0 | 1 | 0                              | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0    | CS=1 |







Figure 8. Timing Diagram for SPI Interface

Table 9. SPI Timings

| Parameter           | Symbols     | Conditions | Min | Typical | Max | Unit |
|---------------------|-------------|------------|-----|---------|-----|------|
| SPC Clock frequency | SCF         |            |     |         | 10  | MHz  |
| SPC Low Clock Time  | SPC_Low_t   |            | 20  |         |     | ns   |
| SPC High Clock Time | SPC_High_t  | 18         | 20  |         |     | ns   |
| SDI Setup Time      | SDI_Setup_t | 63.        | 20  |         |     | ns   |
| SDI Hold Time       | SDI_Hold_t  |            | 20  |         |     | ns   |
| CS Setup Time       | CS_Setup_t  |            | 20  |         |     | ns   |
| CS Hold Time        | CS_Hold_t   |            | 40  |         |     | ns   |
| SDO Delay time      | SDO_Delay_t |            |     |         | 30  | ns   |



#### 3.2. I<sup>2</sup>C Interface

The SGA100 I2C is a bus slave.

I<sup>2</sup>C Write Address of SGA100 is 11001000(0xC8), Read Address is 11001001(0xC9)

Only two bus lines are required; a serial data line (SDA) and a serial clock line (SPC).

Both lines are connected to VDDIO external via pull-up resistors. When the bus is free, both the lines are high.

CSB is not used and must be connected to VDDIO.

These signals make it possible to support serial transmission of 8-bit bytes of data and 7-bit device addresses.

Data on the I2C-bus can be transferred at rates of up to 100kbit/s in the Standard-mode, up to 400kbit/s.

The I2C master is the CPU or microcontroller in the system.

Some microcontrollers even feature hardware to implement the I<sup>2</sup>C protocol.

You can also build an all-software implementation using a pair of general-purpose I/O pins

#### 3.2.1. I2C Operation

#### ■ START and STOP Condition

START and STOP conditions are always generated by the master

All Transactions begin with START and are terminated by a STOP.

The Data Transfer on the bus Begins through a START signal.

Each data transfer must be terminated by the generation of a STOP condition.

A START condition is defined as a HIGH to LOW (falling edge) transition on SDA (SDI) while SPC is HIGH.

Stop Condition is LOW to HIGH (rising edge) transition on the SDA (SDI) while SPC is HIGH.

The START and repeated START conditions are functionally identical



Figure 9. I<sup>2</sup>C Start and Stop Timing diagram



#### Data Transfer

One clock pulse(SPC) is generated for each data bit transferred.

The data on the SDA line must be stable during the HIGH period of the Serial port clock (SPC).

The HIGH or LOW state of the data line can only change when the clock signal on the SPC line is LOW. Data is transferred with the Most Significant Bit (MSB) first.



Figure 10. I<sup>2</sup>C Bit Transfer Diagram

#### Acknowledge& Not Acknowledge

The acknowledge takes place after every bytes.

The acknowledge bit allows the receiver to signal the transmitter that the byte was successfully received And another byte may be sent.

The master generates all clock pulses, including the Acknowledge ninth clock pulse.

The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA Line LOW and it remains stable LOW during the HIGH period of this clock pulse. (Acknowledge signal) When SDA remains HIGH during this ninth clock pulse, this is defined as the Not Acknowledge signal



Figure 11. I<sup>2</sup>C Acknowledgement on SDA





Figure 12. Timing Diagram for I<sup>2</sup>C Interface

Table 10. I<sup>2</sup>C Timings

| Parameter                     | Symbols       | Con  | Min | Typical | Max | Unit |
|-------------------------------|---------------|------|-----|---------|-----|------|
| SPC Clock Frequency           | ICF           |      |     | 400     |     | KHz  |
| Start Setup Time              | Start_Setup_T |      | 160 |         |     | ns   |
| Start Hold Time               | Start_Hold_T  |      | 160 |         |     | ns   |
| Stop Setup Time               | Stop_Setup_T  |      | 160 |         |     | ns   |
| SDA Setup Time                | Data_Setup_T  |      | 10  |         |     | ns   |
| SDA Hold Time                 | Data_Hold_T   |      | 10  |         | 70  | ns   |
| SPC High Time                 | SPC_Hight_T   | 1889 | 60  |         |     | ns   |
| SPC Low Time                  | SPC_Low_T     |      | 160 |         |     | ns   |
| New Data Transmit enable time | New_Trans_T   |      | 100 |         |     | ns   |



#### 3.2.2. I2C Write

After the START condition, a slave address is sent.

This address is seven bits long followed by an eighth bit which is a data direction bit (R/W):

a 'zero' indicates a transmission (WRITE), a 'one' indicates a request for data (READ)

Master-transmitter transmits to slave-receiver. The transfer direction is not changed

The slave receiver acknowledges each byte.

A data transfer is always terminated by a STOP condition generated by the master.

Table 11. I<sup>2</sup>C Single Write Operation

| Device |       | Conditions          |     |                  |     |      |     |      |
|--------|-------|---------------------|-----|------------------|-----|------|-----|------|
| Master | START | Slave Address+ W(0) |     | Register Address |     | Data | 0 0 | STOP |
| Salve  |       |                     | Ack |                  | Ack | -    | Ack |      |

After a start condition, a slave address(7bit) + W(zero) must be send.

If the slave acknowledge (ACK) has been returned, and then Data transfer is enabled.

The Master Transmitter is send to slave receiver one byte (register address): the 7 LSB represent The actual register address and one dummy bit.

After Register address slave acknowledge (ACK), the Master is send to the slave receiver one byte (register data).

It will be written to the register.

The I2C Multiple write mode also supported. After each byte of data is received, the register address is internally incremented by one. If a lot of data are transmitted and the highest address reached, the address will roll over to lowest address and the previously written data will be overwritten.

Table 12. I<sup>2</sup>C Multiple Write Operation

| Device |       | ·                  |     | Cond             | ditions | •    |     |      |     |      |
|--------|-------|--------------------|-----|------------------|---------|------|-----|------|-----|------|
| Master | START | Slave Address+W(0) |     | Register Address |         | Data |     | Data |     | STOP |
| Salve  |       |                    | Ack |                  | Ack     |      | Ack |      | Ack |      |



#### 3.2.3. I2C Read

A data transfer is always terminated by a STOP condition generated by the master.

However, if a master still wishes to communicate on the bus, it can generate a repeated START condition and address another slave without first generating a STOP condition.

Table 13. I<sup>2</sup>C Single Read Operation

| 10000  |       | omigio rioda c     | 90.0 |                  |      |                |                    |     |
|--------|-------|--------------------|------|------------------|------|----------------|--------------------|-----|
| Device |       |                    |      | Condit           | ions |                |                    |     |
| Master | START | Slave Address+W(0) |      | Register Address |      | Repeated Start | Slave Address+R(1) |     |
| Salve  |       |                    | Ack  |                  | Ack  |                |                    | Ack |



After a start condition, a slave address(7bit) + W(zero) must be send.

If the slave acknowledge (ACK) has been returned, and then Data transfer is enabled.

Master reads slave(SLAVE+R) immediately after first byte(Repeated START).

At the moment of the first acknowledge, the master-transmitter becomes a master-receiver and the slave-receiver becomes a slave-transmitter.

This first acknowledge is still generated by the slave.

The master generates subsequent acknowledges.

The STOP condition is generated by the master, which send a not-acknowledge just before the STOP condition.

I<sup>2</sup>C Multiple Read Operation Table 14.

| Device |       | -                  |     | Cone             | ditions | 3              |                    |     |
|--------|-------|--------------------|-----|------------------|---------|----------------|--------------------|-----|
| Master | START | Slave Address+W(0) |     | Register Address |         | Repeated Start | Slave Address+R(1) |     |
| Salve  |       |                    | Ack |                  | Ack     |                |                    | Ack |



After Repeated START and slave address+ R (one) acknowledge, address is automatically incremented. If Master is Read data from SDA Line and Send Master Acknowledge to the slave, then slave automatically send to next register address data On SDA Line.



# 4. Register Map

### 4.1. List of the Registers

The table given below provides a listing of the 8 bit registers embedded in the device and the related address.

**Table 15.Register Address Map** 

| Address | Name            | Description                             | Туре | Default |
|---------|-----------------|-----------------------------------------|------|---------|
| 01h     | DEV_ID          | Device ID                               | R    | 0xA1    |
| 02h     | STATUS          | Device Status                           | R    | -       |
| 03h     | CTRL_REG1       | Control Register 1                      | RW   | 0x61    |
| 04h     | CTRL_REG2       | Control Register 2                      | RW   | 0xFC    |
| 05h     | CTRL_REG3       | Control Register 3                      | RW   | 0x1A    |
| 06h~0Fh | -               | Reserved                                | -    | -       |
| 10h     | INT1_CTRL       | Interrupt 1 Control                     | RW   | 0x1A    |
| 11h     | INT1_MAP_FUNC   | Interrupt1 Function Mapping             | RW   | 0x00    |
| 12h     | OUT_DATA_XL     | Low Bytes of X- Axis Acceleration Data  | R    | -       |
| 13h     | OUT_DATA_XH     | High Bytes of X- Axis Acceleration Data | R    | -       |
| 14h     | OUT_DATA_YL     | Low Bytes of Y- Axis Acceleration Data  | R    | -       |
| 15h     | OUT_DATA_YH     | High Bytes of Y- Axis Acceleration Data | R    | -       |
| 16h     | OUT_DATA_ZL     | Low Bytes of Z- Axis Acceleration Data  | R    | -       |
| 17h     | OUT_DATA_ZH     | High Bytes of Z- Axis Acceleration Data | R    | -       |
| 18h     | OUT_DATA_TEMP   | 8bit Temperature Data                   | R    | -       |
| 19h     | USR_GAIN_X_CTRL | User set gain on X-axis(x0-x2).         | RW   | 0x80    |
| 1Ah     | USR_GAIN_Y_CTRL | User set gain on Y-axis(x0-x2).         | RW   | 0x80    |
| 1Bh     | USR_GAIN_Z_CTRL | User set gain on Z-axis(x0-x2).         | RW   | 0x80    |
| 1Ch     | USR _OFS_X_CTRL | User set offset on X-axis.(x64)         | RW   | 0x00    |
| 1Dh     | USR_OFS_Y_CTRL  | User set offset on Y-axis.( x64)        | RW   | 0x00    |
| 1Eh     | USR _OFS_Z_CTRL | User set offset on Z-axis. (x64)        | RW   | 0x00    |
| 1Fh~22h |                 | Reserved                                |      |         |



| 23h     | DIGITAL_FILTER_CTRL   | Digital filter control        | RW | 0x00 |
|---------|-----------------------|-------------------------------|----|------|
| 24h     | INT_FUNC_CTRL1        | FIFO/NDR Interrupt Control    |    | 0x00 |
| 25h     | INT_FUNC_CTRL2        | Motion Interrupt Control      | RW | 0x80 |
| 26h     |                       | Reserved                      |    |      |
| 27h     | FIFO_CTRL             | FIFO Control                  | RW | 0x00 |
| 28h     | FIFO_DATA_STATUS      | FIFO Stored level status      | R  | -    |
| 29h     | INT_FUNC_CTRL1_STATUS | FIFO /NDR Interrupt Status    | R  | -    |
| 2Ah     | MOTION_CTRL           | Motion Detection Mode Control | RW | 0x01 |
| 2Bh     | MOTION_STATUS         | Motion Interrupt status       | R  | -    |
| 2Ch     | MOTION_HIGH_TH        | High Event Threshold          | RW | 0xBE |
| 2Dh     | MOTION_HIGH_DUR       | High Event Duration           | RW | 0x02 |
| 2Eh     | MOTION_LOW_TH         | Low Event Threshold           | RW | 0x2D |
| 2Fh     | MOTION_LOW_DUR        | Low Event Duration            | RW | 0x02 |
| 30h~71h |                       | Reserved                      |    |      |

Registers marked as *Reserved* must not be changed. The Writing to those Register may cause Operation Fail and Damage to the device





# 5. RegisterDescription

### 5.1. DEV\_ID (01h)

This register contains the device identifier.



DEV\_ID Register(R/O)

Initial value: 0xA1

| Name     | Description                 |
|----------|-----------------------------|
| ID [7:0] | Device identifier Of SGA100 |

### 5.2. STATUS Register (02h)

This register shows device operating status flag. It is set when the associated events are occurred.

| _ 7      | 5    | 4     | 3     | 2     | 1     | 0     |
|----------|------|-------|-------|-------|-------|-------|
| Reserved | SWRD | NDR_Z | NDR_Y | NDR_X | WKUPD | INITD |

STATUS Register(R/O)

#### Initial value: -

| Name  | Description                                                                          |
|-------|--------------------------------------------------------------------------------------|
| SWRD  | Status of Soft Reset. Default: 0  0:None 1:Soft Reset Done                           |
| NDR_Z | New data Ready for Z axis. Default: 0  0: Not Ready 1: New data available for Z Axis |
| NDR_Y | New data Ready for Y axis. Default: 0  0: Not Ready 1: New data available for Y Axis |
| NDR_X | New data Ready for X axis. Default: 0  0: Not Ready 1: New data available for X Axis |
| WKUPD | Status of sleep to Wakeup. Default: 0  0: No Wake Up  1:Sleep to Wakeup done         |



| INITD | Status of Initialization. Default: 0 |
|-------|--------------------------------------|
|       | 0: No Init<br>1: Auto Init done      |

# 5.3. CTRL\_REG1 Register (03h)

This register controls main power modes and output data rates. In addition, specifies low power sleep period

| Power_Down PM Sleep_Dur ODR  | 0 |
|------------------------------|---|
| 1 owei_bowii 1 ivi Sieep_bui |   |

CTRL\_REG1 Register(R/W)

Initial value: 0x61

| Name           | Description                                                       |
|----------------|-------------------------------------------------------------------|
|                | Output data rate Selection In Normal Power Mode. Default: 001     |
|                | 000: ODR =25 Hz                                                   |
|                | 001: ODR =50 Hz                                                   |
| ODDIO:01       | 010: ODR =100 Hz                                                  |
| ODR[2:0]       | 011: ODR =200 Hz                                                  |
|                | 100: ODR =400 Hz                                                  |
|                | 101: ODR =780 Hz                                                  |
|                | 110: ODR =1600hz                                                  |
|                | 111: ODR =3000hz (Bypass LPF)                                     |
|                | Configuration of sleep duration for low power mode. Default: 100. |
|                | 000: Sleep Duration 2s                                            |
|                | 001: Sleep Duration 1s                                            |
|                | 010: Sleep Duration 500ms                                         |
| Sleep_Dur[5:3] | 011: Sleep Duration 100ms                                         |
|                | 100: Sleep Duration 50ms                                          |
|                | 101: Sleep Duration 25ms                                          |
|                | 110: Sleep Duration 10ms                                          |
|                | 111: Sleep Duration 5ms                                           |



|            | Configuration of Main power modes. Default: 1. |
|------------|------------------------------------------------|
| PM         | 0: Low Power Mode 1: Normal Mode               |
|            | Controls device power down. Default: 0         |
| Power_Down | 0: Disable 1: Enable                           |

# 5.4. CTRL\_REG2 Register (04h)

This Register enable/disables acceleration of each sensor axis, controls accelerometer full scale range and user offset sign value.

| ZEN YEN XEN ZOS YOS XOS FS | 7   | 6 | 5   | 4 | 3 | 2 | 1 ( | ) |
|----------------------------|-----|---|-----|---|---|---|-----|---|
|                            | ZEN |   | XEN |   |   |   | FS  |   |

CTRL\_REG2 Register(R/W)

Initial value: 0xFC

| Name | Description                                                                                      |
|------|--------------------------------------------------------------------------------------------------|
| ZEN  | Z-Axis Enable. Default: 1  1: Enabled. 0: Disabled                                               |
| YEN  | Y-Axis Enable. Default: 1 1: Enabled. 0: Disabled                                                |
| XEN  | X-Axis Enable. Default: 1 1: Enabled. 0: Disabled                                                |
| ZOS  | Controls user z-axis offset sign value. Default: 1  1: Positive Direction  0: Negative Direction |



|     | Controls user y-axis offset sign value. Default: 1 |
|-----|----------------------------------------------------|
| YOS | 1: Positive Direction                              |
|     | 0: Negative Direction                              |
|     | Controls user x-axis offset sign value. Default: 1 |
| xos | 1: Positive Direction 0: Negative Direction        |
|     | Full Scale Selection. Default: 00                  |
| FS  | 00- 2g                                             |
| 10  | 01- 4g                                             |
|     | 10- 8g                                             |
|     | 11- 16g                                            |

# 5.5. CTRL\_REG3 Register (05h)

This register controls soft reset of the sensor, data sync, and configuration of the sleep to wake up mode for low power mode.

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0   |
|----------|----------|----------|----------|----------|----------|----------|-----|
| reserved | reserved | reserved | reserved | reserved | SOFT_RST | Reserved | SWM |

CTRL\_REG3 Register(R/W)

Initial value: 0x1A

| Name     | Description                                                                                |
|----------|--------------------------------------------------------------------------------------------|
|          | All user configuration settings are overwritten with the setting stored in ROM. Default: 0 |
| SOFT_RST | 1: Reset 0: No Reset                                                                       |
| SWM      | Selection for sleep to wake up mode. Default: 0                                            |
|          | 1: Enabled 0: Disabled                                                                     |



# 5.6. INT1\_CTRL Register (10h)

This register controls the behavior of the Interrupt pin1.

| 7 6 5 4 3 2 1 |                         |          |          |                   |                | 1        | 0         |          |
|---------------|-------------------------|----------|----------|-------------------|----------------|----------|-----------|----------|
|               | reserved                | reserved | reserved | INT1_ACTIVE_LEVEL | INT1_PP_SELECT | reserved | INT1_MODE | INT1_RST |
|               | INT1_CTRL Register(R/W) |          |          |                   |                |          |           | _        |

Initial value: 0x1A

| Initial value. UXTA |                                                                                               |
|---------------------|-----------------------------------------------------------------------------------------------|
| Name                | Description                                                                                   |
| INT1_ACTIVE_LEVEL   | Active high/low level for Interrupt pin1. Default: 1  1: Active high 0: Active low            |
| INT1_PP_SELECT      | Push- Pull / Open drain selection on Interrupt pin1. Default: 1  1: Push-Pull  0: Open drain. |
| INT1_MODE           | Interrupt1 mode selection. Default: 1  1: Interrupt not latched.  0: Interrupt latched.       |
| INT1_RST            | Interrupt 1 reset (Clear any latched interrupt). default: 0  1:Reset  0:None                  |

# 5.7. INT1\_MAP\_FUNC Register (11h)

This register controls which interrupt signals are the mapped to the interrupt pin1.

| 7        | 6        | 5        | 4        | 3        | 2          | 1        | 0        |
|----------|----------|----------|----------|----------|------------|----------|----------|
| reserved | reserved | reserved | reserved | MAP_FIFO | MAP_MOTION | Reserved | MAP_DRDY |

INT1\_MAP\_FUNC Register(R/W)



Initial value: 0x00

| Name       | Description                                                                      |
|------------|----------------------------------------------------------------------------------|
| MAP_FIFO   | Map FIFO interrupt to interrupt1 pin. Default: 0  1:Enable 0:Disable             |
| MAP_MOTION | Map motion Interrupt to interrupt1 pin. Default: 0  1:Enable 0:Disable           |
| MAP_DRDY   | Map new data ready Interrupt to interrupt1 pin. Default: 0  1: Enable 0: Disable |





### 5.8. OUT\_DATA\_XL Register (12h)

X-Axis acceleration data is stored this register. This register is a read only.

| 7 |         | 0 |
|---|---------|---|
|   | XL[7:0] |   |

OUT\_DATA\_XL Register(R/O)

#### Initial value: -

| Name    | Description                                                                               |    |
|---------|-------------------------------------------------------------------------------------------|----|
| XL[7:0] | X- Axis acceleration data.  The value is expressed in two's complement with 8bit Low Byte | DY |

# 5.9. OUT\_DATA\_XH Register (13h)

X-Axis acceleration data is stored this register. This register is a read only.



OUT\_DATA\_XH Register(R/O)

#### Initial value: -

| Name     | Description                                                                                |
|----------|--------------------------------------------------------------------------------------------|
| XH[15:8] | X- Axis acceleration data.  The value is expressed in two's complement with 8bit High Byte |

# 5.10. OUT\_DATA\_YL Register (14h)

Y-Axis acceleration data is stored this register. This register is a read only.

| 7 | 0       |
|---|---------|
|   | YL[7:0] |

OUT\_DATA\_YL Register(R/O)

Initial value: -

| <br> |             |
|------|-------------|
| Name | Description |



| YL[7:0] | Y- Axis acceleration data.  The value is expressed in two's complement with 8bit Low Byte |
|---------|-------------------------------------------------------------------------------------------|
|---------|-------------------------------------------------------------------------------------------|

### 5.11. OUT\_DATA\_YH Register (15h)

Y-Axis acceleration data is stored this register. This register is a read only.

| 7 |          | <br> | 0 |
|---|----------|------|---|
|   | YH[15:8] | K    |   |
|   |          |      |   |

OUT\_DATA\_YH Register(R/O)

Initial value: -

| Name     | Description                                                                                |
|----------|--------------------------------------------------------------------------------------------|
| YH[15:8] | Y- Axis acceleration data.  The value is expressed in two's complement with 8bit High Byte |

# 5.12. OUT\_DATA\_ZL Register (16h)

Z-Axis Acceleration data is stored this register. This register is a read only.



31

OUT\_DATA\_ZL Register(R/O)



#### Initial value: -

| Name    | Description                                                                               |
|---------|-------------------------------------------------------------------------------------------|
| ZL[7:0] | Z- Axis acceleration data.  The value is expressed in two's complement with 8bit Low Byte |

# 5.13. OUT\_DATA\_ZH Register (17h)

Z-Axis acceleration data is stored this register. This register is a read only.

| 7 |           | 0       |
|---|-----------|---------|
|   | ZH[15:8]  |         |
|   | 211[10.0] | <u></u> |

OUT\_DATA\_ZH Register(R/O)

#### Initial value: -

| Name     | Description                                                                                |
|----------|--------------------------------------------------------------------------------------------|
| ZH[15:8] | Z- Axis acceleration data.  The value is expressed in two's complement with 8bit High Byte |

# 5.14. OUT\_DATA\_TEMP Register (18h)

Temperature data is stored this register. This register is a read only. Readout value of TEMP[7:0]=0x0 corresponds to a temperature of 23°C.

7 0 TEMP[7:0]

OUT\_DATA\_TEMP Register(R/O)

#### Initial value: -

| Name      | Description                                 |
|-----------|---------------------------------------------|
|           | 8bit Temperature data.                      |
| TEMP[7:0] | The value is expressed in two's complement. |
|           | Default: 0x0                                |

### 5.15. USR\_GAIN\_X\_CTRL Register (19h)



This register controls user sensitivity compensation for X-Axis acceleration value. Gain value is represented with mapping of 0x0->x0.0, 0xff->x1.99.

0 GAIN\_X[7:0]

USR\_GAIN\_X\_CTRL Register(R/W)

Initial value: 0x80

| Name        | Description                                     |  |  |  |
|-------------|-------------------------------------------------|--|--|--|
|             | Gain values for sensitivity trimming of X-Axis. |  |  |  |
| GAIN_X[7:0] | The value is expressed in unsigned format.      |  |  |  |
|             | Total gain range:x0~x2                          |  |  |  |
|             | Default: 0x80 (x1)                              |  |  |  |

# 5.16. USR\_GAIN\_Y\_CTRL Register (1Ah)

This register controls user sensitivity compensation for Y-Axis acceleration value. Gain value is represented with mapping of 0x0->x0.0, 0xff->x1.99.

GAIN\_Y[7:0] USR\_GAIN\_Y\_CTRL Register(R/W)

Initial value: 0x80

| Name        | Description                                     |
|-------------|-------------------------------------------------|
|             | Gain values for sensitivity trimming of Y-Axis. |
|             | The value is expressed in unsigned format.      |
| GAIN_Y[7:0] |                                                 |
|             | Total gain range:x0~x2                          |
|             | Default: 0x80 (x1)                              |

33

### 5.17. USR\_GAIN\_Z\_CTRL Register (1Bh)

This register controls user sensitivity compensation for Z-Axis acceleration value.



Gain value is represented with mapping of 0x0= x0.0, 0xff= x1.99.



### USER\_GAIN\_CTRL\_Z Register(R/W)

#### Initial value: 0x80

| Name        | Description                                     |  |  |  |
|-------------|-------------------------------------------------|--|--|--|
|             | Gain values for sensitivity trimming of Z-Axis. |  |  |  |
|             | The value is expressed in unsigned format.      |  |  |  |
| GAIN_Z[7:0] |                                                 |  |  |  |
|             | Total gain range:x0~x2                          |  |  |  |
|             | Default: 0x80 (x1)                              |  |  |  |

# 5.18. USR\_OFS\_X\_CTRL Register (1Ch)

This register user offset compensation for X-Axis acceleration value. Offset value is represented with mapping of  $0x0=\pm0$  count,  $0xff=\pm16320$  count.

| 7 |                              | 0_ |
|---|------------------------------|----|
|   | OFS_X[7:0]                   |    |
|   | USR_OFS_X_CTRL Register(R/W) |    |

#### Initial value: 0x00

| Name       | Description                                  |
|------------|----------------------------------------------|
|            | Offset values for offset trimming of X-Axis. |
|            | The value is expressed in unsigned format.   |
| OFS_X[7:0] |                                              |
|            | Scale Factor:x64                             |
|            | Default: 0                                   |

34

# 5.19. USR\_OFS\_Y\_CTRL Register (1Dh)

This register user offset compensation for Y-Axis acceleration value.



Offset value is represented with mapping of  $0x0=\pm0$  count,  $0xff=\pm16320$  count.

| 7 | 0                      |
|---|------------------------|
|   | OFS_Y[7:0]             |
|   | HOD OFO V OTDL D (DAV) |

USR\_OFS\_Y\_CTRL Register(R/W)

Initial value: 0x00

| Name       | Description                                  |  |  |  |
|------------|----------------------------------------------|--|--|--|
|            | Offset values for offset trimming of Y-Axis. |  |  |  |
|            | The value is expressed in unsigned format.   |  |  |  |
| OFS_Y[7:0] |                                              |  |  |  |
|            | Scale Factor:x64                             |  |  |  |
|            | Default: 0                                   |  |  |  |

### 5.20. USR\_OFS\_Z\_CTRL Register (1Eh)

This register user offset compensation for Z-Axis acceleration value. Offset value is represented with mapping of  $0x0 = \pm 0$  count,  $0xff = \pm 16320$  count.

| 7 |                              | 0 |
|---|------------------------------|---|
|   | OFS_Z[7:0]                   |   |
|   | LISP OES 7 CTDL Pogistor/DAM |   |

Initial value: 0x00

| Name       | Description                                  |
|------------|----------------------------------------------|
|            | Offset values for offset trimming of Z-Axis. |
|            | The value is expressed in unsigned format.   |
| OFS_Z[7:0] |                                              |
|            | Scale Factor:x64                             |
|            | Default: 0                                   |

### 5.21. DIGITAL\_FILTER\_CTRL Register (23h)

This register controls high-pass filter cut-off frequency and input source data selection.



| 7        | 6        | 5        | 4       | 3       | 2          | 1 0      |
|----------|----------|----------|---------|---------|------------|----------|
| reserved | reserved | reserved | HPF_RST | INT_SRC | OUTPUT_SRC | HPF_FREQ |

DIGITAL \_FILTER\_CTRL Register(R/W)

Initial value: 0x00

| Name          | Description                                                  |  |  |
|---------------|--------------------------------------------------------------|--|--|
|               | High pass filter reset. Default:0                            |  |  |
| HPF_RST       | 1: Reset                                                     |  |  |
|               | 0: None                                                      |  |  |
|               | Interrupt1 data source selection. Default: 0                 |  |  |
| INT_SRC       | 0: Low Pass Filter Data                                      |  |  |
|               | 1: High Pass Filter Data                                     |  |  |
|               | Output data source selection. Default: 0                     |  |  |
| OUTPUT_SRC    | 0: Low Pass Filter Data                                      |  |  |
|               | 1: High Pass Filter Data                                     |  |  |
|               | High pass filter cut-off frequency Configuration. Default: 0 |  |  |
|               | When ODR=3Khz.                                               |  |  |
| HPF_FREQ[1:0] | 00: 64hz                                                     |  |  |
|               | 01: 32hz<br>10: 16hz                                         |  |  |
|               | 11: 8hz                                                      |  |  |

# 5.22. INT\_FUNC\_CTRL1 Register (24h)

This register controls FIFO Interrupt and new data ready Interrupt.

| <br>7    | 6        | 5        | 4        | 3       | 2         | 1          | 0       |
|----------|----------|----------|----------|---------|-----------|------------|---------|
| reserved | reserved | reserved | reserved | FWTM_EI | FFULL_ EI | FEMPTY_ EI | NDR_ EI |

INT\_FUNC\_CTRL1 Register(R/W)



Initial value: 0x00

| Name         | Description                                     |
|--------------|-------------------------------------------------|
|              | Enable interrupt for FIFO watermark. Default: 0 |
| FWTM_EI      |                                                 |
| 1 VV 11VI_E1 | 0: Disabled                                     |
|              | 1: Enabled.                                     |
|              | Enable interrupt for FIFO full. Default: 0      |
| FFULL_EI     |                                                 |
| I I OLL_LI   | 0: Disabled                                     |
|              | 1: Enabled                                      |
|              | Enable interrupt for FIFO Empty. Default: 0     |
| FEMPTY_EI    | 0: Disabled                                     |
|              | 1: Enabled                                      |
| NDR_EI       | Enable interrupt for new data ready. Default: 0 |
|              | 0: Disabled                                     |
|              | 1: Enabled                                      |

### 5.23. INT\_FUNC\_CTRL2 Register (25h)

Detect HIGH-G and LOW-G motion event of a device.

This register enable/disables interrupts of the high motion and the low motion for each of the 3-axes.

| 7     | 6    | 5    | 4    | 3      | 2    | 1    | 0    |
|-------|------|------|------|--------|------|------|------|
| AO_MI | ZHIE | YHIE | XHIE | DIR_EN | ZLIE | YLIE | XLIE |

INT\_FUNC\_CTRL2 Register(R/W)

Initial value: 0x80

| Name  | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
|       | AND/OR combination of motion Interrupt events. Default: 1                       |
| AO_MI | 0 : AND combination of interrupt events  1 : OR combination of interrupt events |
|       |                                                                                 |



|        | Enable interrupt generation on Z high event. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ZHIE   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 21112  | 0 : Disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | 1 : Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Enable interrupt generation on Y high event. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| YHIE   | 0 : Disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | 1 : Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Enable Direction Mode. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DIR_EN | 0: No Direction Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | 1: Enable Direction Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        | Enable interrupt generation on X high event. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| XHIE   | O Disable interment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        | 0 :Disable interrupt  1 :Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        | i .Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        | Enable interrupt generation on Z low event. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ZLIE   | 0 : Disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | 1 : Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Enable interrupt generation on Y low event. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| YLIE   | 0 : Disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | 1 : Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Enable interrupt generation on X low event. Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        | Z. M. S.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| XLIE   | 0 : Disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | 1 : Enable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 110000 | WAS STATE OF THE PROPERTY OF T |



# 5.24. FIFO\_CTRL Register (27h)

This register controls FIFO mode selection and FIFO watermark threshold. SGA100 embeds a 32-depth FIFO for each of the 3-axes. In bypass mode, FIFO is not operating and remains empty.

In other mode, data from acceleration detection on x, y, and z-axes measurements are stored in FIFO. When FIFO is full, the FIFO discards the older data (STREAM) or stops collecting data (FIFO).

A watermark interrupt can be enabled. (FWTM\_EI bit into INT\_FUNC\_CTRL1 in order to be raised when the FIFO is filled to the level specified into the WTM\_TH bits)



FIFO\_CTRL Register(R/W)

Initial value: 0x00

| Name        | Description                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------------------|
| FFC         | FIFO buffer clear. Default: 0  1: Clear 0: None                                                                   |
| FMS[1:0]    | FIFO operation mode selection. Default: 00  00: Bypass Mode 01: FIFO Mode 10: Stream Mode 11: Stream-to-FIFO Mode |
| WTM_TH[4:0] | FIFO threshold. Watermark level setting.(0~31Level)  Default: 0                                                   |



### 5.25. FIFO\_DATA\_STATUS Register (28h)

This is the register that indicates FIFO stored data depth level. It is a read only register.



FIFO\_DATA\_STATUS Register(R/O)

#### Initial value: -

| Name           | Description                              |  |  |  |  |  |
|----------------|------------------------------------------|--|--|--|--|--|
| FSD_DEPTH[5:0] | FIFO stored data depth level. Default: 0 |  |  |  |  |  |

### 5.26. INT\_FUNC\_CTRL1\_STATUS Register (29h)

This register shows the status flag of FIFO interrupt and new data ready interrupt. It is a read only register.

| 7        | 6        | 5        | 4        | 3   | 2      | 1       | 0        |
|----------|----------|----------|----------|-----|--------|---------|----------|
| Reserved | Reserved | Reserved | Reserved | NDR | FF_WTM | FF_FULL | FF_EMPTY |

INT\_FUNC\_CTRL1\_STATUS Register(R/O)

#### Initial value: -

| Name    | Description                                                                                                                                                        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NDR     | New data ready Interrupt Status. Default: 0  0:No generated  1:Generated new data ready Interrupt                                                                  |
| FF_WTM  | Watermark Interrupt status. Default: 0 . 0: FIFO filling is lower than WTM_TH level 1: Generated WTM Interrupt (FIFO filling is equal or higher than WTM_TH Level) |
| FF_FULL | FIFO full Interrupt status. Default: 0 . 0: FIFO not full 1: Generated FIFO full Interrupt                                                                         |



|          | FIFO empty Interrupt status. Default: 0               |
|----------|-------------------------------------------------------|
| FF_EMPTY | 0 : FIFO not empty 1 : Generated FIFO empty Interrupt |

### 5.27. MOTION\_CTRL Register (2Ah)

This Register specifies threshold motion duration mode for each of the events.

When no duration mode is selected, an interrupts is generated as soon as appropriate threshold is fulfilled.

| 7 | 6 | 5        | 4 | 3 | 2              | 100      | 0       |
|---|---|----------|---|---|----------------|----------|---------|
|   |   | Reserved |   |   | MOTION_DIR_INT | MOTION_D | UR_MODE |

MOTION\_CTRL Register(R/W)

Initial value: 0x01

| IIIIIai vaido. Oxo i |                                                                                                                                 |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Name                 | Description                                                                                                                     |
| MOTION_DIR_INT       | Motion Interrupt Clear Control. Default: 0  0 : Non-latched Interrupt mode  1 : Auto clear mode(1/ODR ms)                       |
| MOTION_DUR_MODE[1:0] | Motion duration mode selection. Default: 01  00:Up & down Duration  01:Only Up Duration  10:Only down Duration  11: No Duration |

### 5.28. MOTION\_STATUS Register (2Bh)

This is the register that indicates the high-g and low-g motion interrupt status for each of the axes. It is a read only Register.

| 7        | 6  | 5  | 4  | 3        | 2  | 1  | 0  |
|----------|----|----|----|----------|----|----|----|
| Reserved | ZH | YH | XH | Reserved | ZL | YL | XL |

MOTION\_STATUS Register(R/O)



#### Initial value: -

| Initial value: -  Name | Description                     |  |
|------------------------|---------------------------------|--|
|                        | Z High event status. Default: 0 |  |
|                        |                                 |  |
| ZH                     | 0 : no interrupt                |  |
|                        | 1 : ZH Interrupts has occurred  |  |
|                        | Y High event status. Default: 0 |  |
| YH                     |                                 |  |
|                        | 0 : no interrupt                |  |
|                        | 1 : YH Interrupts has occurred  |  |
|                        | X High event status. Default: 0 |  |
| VII                    |                                 |  |
| XH                     | 0 : no interrupt                |  |
|                        | 1 : XH Interrupts has occurred  |  |
|                        | Z Low event status. Default: 0  |  |
|                        |                                 |  |
| ZL                     | 0 : no interrupt                |  |
|                        | 1 : ZL Interrupts has occurred  |  |
|                        | Y Low event status. Default: 0  |  |
| .,,                    |                                 |  |
| YL                     | 0 : no interrupt                |  |
|                        | 1 : YL Interrupts has occurred  |  |
|                        | X Low event status. Default: 0  |  |
| \/I                    |                                 |  |
| XL                     | 0 : no interrupt                |  |
|                        | 1 : XL Interrupts has occurred  |  |

# 5.29. MOTION\_HIGH\_TH Register (2Ch)

This register specifies high-g threshold for the event detection.

The high-g threshold level can be selected anywhere in full scale range.



Rev 1.0

Standing egg



Initial value: 0xBE

| Name         | Description                                                                                                       |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------|--|--|
|              | High-g detection threshold. Unsigned format.                                                                      |  |  |
|              | Scale Factor: x128 count.                                                                                         |  |  |
| HIGH_TH[7:0] | Default: 0xBE                                                                                                     |  |  |
|              | High-g interrupt trigger threshold according to HIGH_TH[7:0]* scale factor in a range from 0 count to 32670 count |  |  |

### 5.30. MOTION\_HIGH\_DUR Register (2Dh)

This Register specifies the duration of the High-g threshold for the event detection.



Initial value: 0x02

| ilitiai value. UXUZ |                                                                                  |  |
|---------------------|----------------------------------------------------------------------------------|--|
| Name                | Description                                                                      |  |
| HIGH_DUR            | High Event Duration Threshold. Unsigned format.  Default:0x02 ( Duration/ODR ms) |  |

# 5.31. MOTION\_LOW\_TH Register (2Eh)

This register specifies low-g threshold for the event detection.

The low-g threshold level can be selected anywhere in full scale range.

| 7 |      |                             | 0 |
|---|------|-----------------------------|---|
|   | 1000 | LOW_TH[7:0]                 |   |
|   |      | MOTION_LOW_TH Register(R/W) |   |

Rev 1.0

Standing egg



Initial value: 0x2D

| Name        | Description                                                                                                     |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------|--|--|
|             | Low Event Detection Threshold. Unsigned format.                                                                 |  |  |
|             | Scale Factor: x128 count                                                                                        |  |  |
| LOW_TH[7:0] | Default: 0x2D                                                                                                   |  |  |
|             | low-g interrupt trigger threshold according to LOW_TH[7:0]* scale factor in a range from 0 count to 32670 count |  |  |

# 5.32. MOTION\_LOW\_DUR Register (2Fh)

This Register specifies the duration of the low-g threshold for the event detection.

| 7 |               | · Land | 0 |
|---|---------------|--------|---|
|   | LOW_DUR [7:0] |        |   |

MOTION\_LOW\_DUR Register(R/W)

Initial value: 0x02

| Name    | Description                                    |  |
|---------|------------------------------------------------|--|
| LOW_DUR | Low Event Duration Threshold. Unsigned format. |  |
|         | Default:0x02 ( Duration/ODR ms)                |  |





# 6. Package Information

### 6.1. Package dimensions

SGA100 is packaged in a 3mm x 3mm x 1.0mm 12LGA Package.



Figure 13. Top, Bottom and Side views of the LGA Package (Dimensions in mm)



### 6.2. Axes orientation

The Following diagram describes the orientation of the package with respect to the axes of acceleration measurement.



Figure 14. Axis Orientation of the SGA100





# 7. Revision History

| Revision | Date | changes        |
|----------|------|----------------|
| 1.0      |      | First release. |

